# **Watchdog Demo**

You will learn the basic principle and programming of watchdog by this demo. As shown in the figure below, kick the dog by KEY1. When KEY1 is pressed, LED8 blinks, indicating the kicking dog action; when kicking dog is stopped, it will generate a watchdog interrupt, and the LED1 is always on after the system restart.



This demo includes four parts:

- 1. Watchdog Introduction
- 2. Hardware Design
- 3. Software Design
- 4. Download and Verification

# **Watchdog Introduction**

Watchdog is actually a counter; usually given a number, the watchdog starts counting after the program starts running. If the program runs normally, after a while the CPU should issue an instruction that watchdog starts next counting. If the watchdog time out, it is considered that the program is not working normally, and the system is forced to reset.

Therefore, the watchdog is to achieve processor automatic reset (send reset signal) if no kicking signal is received (indicating that the MCU has been hung) within a certain period of time (achieved through the counter).

According to 3.11.9 Watchdog section of <a href="DS861">DS861</a>, GW1NSR series of FPGA Products Datasheet</a>, you know the development board IP has an embedded Watchdog, which can be controlled and accessed through the APB1 bus. The watchdog is based on a 32 bits down-counter that is initialized from the reload register, WDOGLOAD. The watchdog module generates a regular interrupt, WDOGINT. The counter decrements by one on each positive clock edge of WDOGCLK when the clock enable, WDOGCLKEN, is HIGH. The watchdog monitors the interrupt and asserts a reset request WDOGRES signal when the counter reaches 0. On the next enabled WDOGCLK clock edge, the counter is reloaded from the WDOGLOAD register and the countdown sequence continues. The watchdog module applies a reset to a system in the event of a software failure, providing a way to recover from software crashes. For example, if the interrupt is not cleared by the time the counter next reaches 0, the watchdog module initiates the reset signal.

The following depicts the watchdog operation.

Count down Counter reloaded without and count down reprogram vithout reprogram Watchdog is Counter reaches Counter reaches programmed zero zero If the INTEN bit in the If the RESEN bit in the WDOGCONTROL register is set WDOGCONTROL register is set to 1, WDOGINT is asserted to 1, WDOGRES is asserted

Figure 3-41 Watchdog Operation↓

Three types of system resets are defined in gw1ns4c\_syscon.h.

#define SYSCON\_RSTINFO\_SYSRESETREQ\_Pos 0 /\* System Reset Request bit position \*/
##define SYSCON\_RSTINFO\_WDOGRESETREQ\_Pos 1 /\* WatchDog Reset Request bit position \*/
#define SYSCON\_RSTINFO\_LOCKUPRESET\_Pos 2 /\* Lockup Reset bit position \*/

The watchdog register is as shown below.

| Table 3-20 Watchdog Register↔ |                 |                 |                |              |                                                   |  |  |  |
|-------------------------------|-----------------|-----------------|----------------|--------------|---------------------------------------------------|--|--|--|
| ■Name₄³                       | Base<br>Offset∂ | Type₽           | Data<br>Width∂ | Reset Value₽ | Description₽                                      |  |  |  |
| •WDOGLOAD₽                    | 0x00₽           | Read/<br>Write∂ | 32₽            | 0xFFFFFFF₽   | Watchdog Load Register₽                           |  |  |  |
| •WDOGVALUE₽                   | 0x04₽           | Read<br>only∉   | 32₽            | 0xFFFFFFF₽   | Watchdog Value Register₽                          |  |  |  |
| ■WDOGCONTROL                  | 0x08₽           | Read/<br>Write₽ | 2₽             | 0x0₽         | Watchdog Control Register  [1]:   [0]:   √        |  |  |  |
| •WDOGINTCLR₽                  | 0x0C₽           | Write only.     | -47            | 0x-≠³        | Watchdog Clear Interrupt<br>Register⊎             |  |  |  |
| •WDOGRIS₽                     | 0x10₽           | Read<br>only∉   | 1₽             | 0x0₽         | Watchdog Raw Interrupt Status Register            |  |  |  |
| ■WDOGMIS43                    | 0x14₽           | Read<br>only∉   | 1₽             | 0x0₽         | Watchdog Interrupt Status<br>Register⊎            |  |  |  |
| •WDOGLOCK₽                    | 0xC00₽          | Read/<br>Write∉ | 32₽            | 0x0₽         | Watchdog Lock Register₽                           |  |  |  |
| •WDOGTCR₽                     | 0xF00₽          | Read/<br>Write∉ | 1₽             | 0x0₽         | Watchdog Integration Test<br>Control Register₽    |  |  |  |
| •WDOGTOP₽                     | 0xF04₽          | Write<br>only₽  | 2₽             | 0x04³        | Watchdog Integration Test Output<br>Set Register⊎ |  |  |  |

WDOGLOCK[0]:

0: unlock Enable write access all register

1: lock Disable write access register

WDOGCONTROL:

00:No action

01:Interrupt

10:Reset

The register structure is defined in gw1ns4c\_wdog.h.

```
typedef struct
{

uint32_t WDOG_Reload; /*reload*/
WDOGLock_TypeDef WDOG_Lock; /* write access, 0 : LOCK 1: UNLOCK*/
WDOGInt_TypeDef WDOG_Int; /* interrupt enable*/
WDOGRes_TypeDef WDOG_Res; /* reset enable*/
WDOGMode_Typedef WDOG_ITMode; /* test mode*/
}WDOG_InitTypeDef;
```

### Hardware Design

This demo can be modified on the basis of the timer interrupt project. LED is on in LOW and off in HIGH. This demo only needs two LEDs, so only three wires are needed to connect LED1, LED8, KEY1 to FPGA ports, as shown in Figure 1.

## Software Design

The software design includes two parts: FPGA internal hardware logic and Cotex-M3 software control code, which can be modified on the basis of the timer interrupt project.

#### **FPGA Internal Logic Design**

You do not need to modify the HDL, only need to set GPIO[0], GPIO[1], and GPIO[15] in I/O Constraints. Then click Place & Route to generate the logic file fpga\_led.fs.

|    | Port        | Direction | Diff Pair | Location   | Bank | Exclusive | IO Type  |
|----|-------------|-----------|-----------|------------|------|-----------|----------|
| 1  | gpio io[0]  | inout     |           | 40         | 1    | False     | LVCMO533 |
| 2  | gpio_io[10] | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 3  | gpio_io[11] | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 1  | gpio_io[12] | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 5  | gpio_io[13] | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 6  | gpio_io[14] | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 7  | gpio_io[15] | inout     |           | 31         | 2    | False     | LVCMO533 |
| 3  | gpio_io[1]  | inout     |           | 42         | 1    | False     | LVCMO533 |
| 9  | gpio_io[2]  | inout     |           | 44         | 1    | False     | LVCMO533 |
| 10 | gpio_io[3]  | inout     |           | 46         | 1    | False     | LVCMO533 |
| 11 | gpio_io[4]  | inout     |           | 30         | 2    | False     | LVCMO533 |
| 12 | gpio_io[5]  | inout     |           | 32         | 2    | False     | LVCMO533 |
| 13 | gpio_io[6]  | inout     |           | 35         | 2    | False     | LVCMO533 |
| 14 | gpio_io[7]  | inout     |           | 33         | 2    | False     | LVCMO533 |
| 15 | gpio_io[8]  | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 16 | gpio_io[9]  | inout     |           | drag or ty |      | False     | LVCMOS18 |
| 17 | reset n     | input     |           | 20         | 3    | False     | LVCMOS18 |

#### **Cotex-M3 Software Control Design**

This design can be modified on the basis of timer interrupt project. Open led.uvprojx in the Keil\_led\PROJECT folder.

1. Group interrupt

NVIC\_PriorityGroupConfig(NVIC\_PriorityGroup\_3);

2. Set GPIO0[0] and GPIO0[1] to output to drive LED1 and LED8; set GPIO0[15] to input to identify KEY1 status.

```
GPIO0->OUTENSET = 0x00ff; //IO[15:8]: input IO[7:0]: output
```

3. Initialize watchdog

```
void watchdog_init(unsigned int cycle, int type)
{
    WDOG_UnlockWriteAccess(); //unlock write access
    WDOG_RestartCounter(cycle); //restart counter
    if (type==0) //interrupt type
    {
        WDOG->CTRL = 0; //disable watchdog
    }
    else if (type==1) //interrupt type
    {
        WDOG_SetIntEnable(); //interrupt enable
    }
    else
    {
        WDOG_SetResetEnable(); //reset enable
        WDOG_SetIntEnable(); //interrupt enable
    }
    WDOG_LockWriteAccess(); //lock write access
}
```

4. The main design is as shown below: when reset watchdog, light up LED1; when kick watchdog, light up LED8.

```
int main (void)
 SystemInit():
 NVIC_PriorityGroupConfig(NVIC_PriorityGroup_3);
 GPIOInit();
 GPIO SetBit (GPIO0, GPIO Pin 0); //off
 //whether this is watchdog reset
 if ((SYSCON_GetRstinfoWdogresetreq()) !=0)
    GPIO ResetBit(GPIOO, GPIO Pin 0); //on
    SYSCON->RSTINFO = SYSCON_RSTINFO_WDOGRESETREQ;//clear flag
 else
 GPIO_SetBit(GPI00, GPI0_Pin_0); //off
 GPI0_SetBit(GPI00, GPI0_Pin_1); //off
 watchdog init(99999999,2); //open watchdog timer
 while(1)
    if( 0x0000 == (GPI00->DATA & 0x8000) ) //GPI0[15]==0
       GPIO_ResetBit(GPIO0, GPIO_Pin_1); //on
       Delay (3333000);
       GPIO SetBit(GPIOO, GPIO Pin 1); //off
       watchdog init(99999999,2); //feed wdog
       while (0x0000 = (GPI00-)DATA \& 0x8000);
 }
```

5. After bulid, the download file led.bin is generated.

### Download and Verification

Use Gowin Software to download. The FPGA hardware platform file is fpga\_led.fs, and the Cotex-M3 software file is led.bin, so be careful to choose the correct file path and bulid file, and you can see demo running in the video.